

Design a 4-bit assithmetic unit which pesifosims the following operations.

| 81 | 8. | Cin=D  | Cin-1    |
|----|----|--------|----------|
| 0  | 0  | K=A    | F= X+1   |
| 0  | 1  | 8+k=7  | F= X+B+1 |
| 1  | 0  | F=A+B' | F= X+B+1 |
| 1  | 1  | F= A-1 | F=A      |





Distinguish hossizontal l'vestical micosoinstauctions.

#### ANSHER

Miconoinstauction is nonemally atometimed as assign one bit position to each contend again. Miconoinstauctions can be organized in two different ways named as Hoarzontal & Veathical miconoinstauctions.

# Hosizontal Micaoinstauctions

The below suppresented scheme of anicono instruction by assigning 1 bit position to each contoubl signal is known as hostizontal miconoinstruction. Example

#### 011100010110010

## Derauback of this Scheme

Assigning individual bits to each control signal results in long micro instructions because the mo. of required signals is usually large. For any given micro instruction, only few bits are set to 1.

For a total of 42 control signals, 42 bits would be needed for each micro instruction.

# Ventical Michoinstauctions

In all cases, most signals are not needed simultaneously & many signals are mutually exclusive.

For example, only 1 function of the XLU can be activated at a time. Signals can be governed so that all mutually exclusive signals are placed in the same group. It binary cooling scheme can be used to suppresent the signals within a group. This type of highly encoded scheme which uses compact codes to specify control functions in each omicoro instruction is suffered to as vertical micro instruction.

Compasison of Hosiriontal & Vesitical Micro Instructions

The hosiriontal appoint is useful when a highest operating speed is desired & when the machine stouchuse allows pascallel use of stesources. But in vesitical anicoro instruction, governing contorol signals into fields ouguisous a little emore handwase because decoding circuits must be used to cloude the bit patterns of each field into individual contorol signals. The cost of this additional handwase is more. The vesitial approxach oursults in considerably alonest operating speeds because amore anicoro instructions are needed to periforiam the desired contorol Junctions. To handle the execution of micro instructions only less hardware is needed.

Explain micoro porogonammed CPU porganization with the help of diagonam.

### ANSHER

A cligital computer consists of a Centrual Processor Unit (PU), a memory unit l'input-output clevices. CPU is classified into contoud section l processing section. Micro program sequences is the basic cleament of micro-programmed contrul Jos a CPU.

It consists of a anemosy unit, 2 polocesson units, a micolopologolam sequences, a control memory of other digital functions. The memory unit stories the instructions & clara supplied by the user thorough an input device. The data perocessos manipulates the data & address perocessor manipulates the address information execuived Jacom memory. These 2 units can also be combined into 1. The instruction exteracted Jerom memory goes into instruction sugister. The înstruction-code bits in instruction rugister specify a macrooperation for control memory. Operation code bits of instruction are convented into stanting address for control meanous using ROM ON PLA The address generated forom PLA is applied to the External Address (EXX) input of sequences. Control Unit contains a control momory, a MUX & a pipeline sugistes. Mux selects status bits & applies it to test input of sequences. Pipeline siegistes may speed up control opesiation. I field (8 bits) supplies input infoormation to sequences. IL bits and status bits per MUX. BRA gield supplies bounch address to sequences. MC [Memory Contend) bits contend address perocesson & sead & neite operations in memory. PS (Porocessosi Select) bits contoud operation in data porocessosi DF (Data Field) bits agre used to interoduce constants into perocessor Data field counts the no. of times a enicoroporagonam loop is touversed Data field outputs set up contouel ougesters & interoduce data in अल्वीनिकाड polocesson



Design a 4-bit combinational logic shiften.

## ANSWER

| H <sub>1</sub> | Ho | Openation | Function                   |
|----------------|----|-----------|----------------------------|
| 0              | 0  | 84F       | Townsfer F to 3 (No sheft) |
| 0              | 1  | S < sha F | Shift-ouight F into S      |
| 1              | 0  | 84 shi F  | 8high-legt F into S        |
| 1              | 1  | 3←0       | Teransfest O's Pato S      |

